# **Interactive Countdown System**

Ayanna Bianca M. Ilustre<sup>1</sup>, RG R. Macalolot<sup>2</sup>, Zesriel Dominique Rivero<sup>3</sup>

CEIT Department, Surigao Del Norte State University

Narciso St., Surigao City, 8400 Philippines

ailustre@ssct.edu.ph

rmacalolot1@ssct.edu.ph

zrivero@ssct.edu.ph

Abstract — This paper details the implementation of a simple Interactive Countdown System on an Altera Cyclone II FPGA. The system features a user interface for setting the countdown duration and initiating the timer. The core logic, implemented in hardware description language, manages the decrementing counter and generates output signals to drive a display. User interaction is facilitated through input peripherals connected to the FPGA. This implementation demonstrates a cost-effective and resource-efficient approach to creating a real-time countdown timer using programmable logic.

#### I. INTRODUCTION

Time management and awareness are crucial in various aspects of modern life, from project deadlines to event scheduling. While software-based countdown timers are readily available, hardware implementations offer advantages in terms of real-time performance and dedicated resource utilization. This paper presents the design and implementation of a simple yet interactive countdown system specifically targeted for realization on an Altera Cyclone II Field-Programmable Gate Array (FPGA). Leveraging the reconfigurable nature of FPGAs, this project explores a costeffective and efficient approach to creating a dedicated countdown timer with user-configurable parameters. The system allows users to set a desired countdown duration and visually track the remaining time, demonstrating the capabilities of FPGA technology for implementing practical, real-time applications.

#### II. OBJECTIVES

- 1. To design and implement a functional countdown timer on an Altera Cyclone II FPGA. This involves creating the necessary hardware description language (HDL) code for the core timing logic.
- 2. To develop a user interface that allows for setting the countdown duration. This includes defining the input mechanisms (e.g., buttons, switches) and the corresponding logic to capture the desired time.
- 3. To implement a visual display of the remaining countdown time. This involves interfacing with a display unit (e.g., seven-segment displays, LCD) to show the decreasing time value in a clear and understandable format.
- 4. To enable user interaction for starting, pausing, and potentially resetting the countdown. This requires designing the control signals and logic to

- manage the timer's operational states based on user input.
- 5. To achieve a real-time and accurate countdown. This emphasizes the benefits of a hardware implementation in providing precise timing.
- To utilize the resources of the Cyclone II FPGA
  efficiently. This objective focuses on optimizing the
  design for minimal logic element and memory usage
  within the target device.

## III. REVIEW OF RELATED LITERATURE

FPGA-based interactive countdown system involves exploring existing work and concepts in several key areas. Specifically, it is important to consider FPGA-based timer implementations, including those applied to stopwatches, event timers, and timers within larger control systems. Also relevant are studies and implementations focusing on user interface design for FPGA systems, encompassing input methods like push buttons, switches, and keypads, as well as output displays such as seven-segment displays and LCD screens. The use of Hardware Description Languages (HDLs) like VHDL or Verilog is crucial, particularly regarding counter design and the utilization of Finite State Machines (FSMs) to manage countdown timer states. Furthermore, the broader context of FPGA technology in embedded systems, with its emphasis on real-time performance and resource efficiency, is significant, as countdown timers often play a role in this domain. Finally, examining the diverse applications of countdown timers, such as in project management, event planning, and educational tools, provides valuable context and motivation for this type of project. By reviewing these areas, you can gain insights into different approaches, best practices, and potential challenges in designing and implementing an interactive countdown system on a Cyclone II FPGA.

#### IV. METHODOLOGY

The methodology for designing and implementing an interactive countdown system on a Cyclone II FPGA typically involves the following key steps:

1. System Specification: Define the system's requirements, including the countdown range, user input methods (e.g., buttons), display type (e.g., seven-segment displays), and any additional features (e.g., pause/reset functionality).

- 2. Hardware Design: Select the appropriate hardware components, including the Cyclone II FPGA development board and any necessary peripherals (e.g., buttons, displays).
- HDL Coding: Develop the digital logic for the countdown timer using a Hardware Description Language (HDL) such as VHDL or Verilog. This includes designing the counter, control logic, and display driver.
- 4. Simulation and Verification: Use simulation tools to verify the functionality of the HDL code and ensure that it meets the system specifications.
- 5. Synthesis and Implementation: Synthesize the HDL code into a gate-level netlist and implement it on the Cyclone II FPGA using the appropriate design software (e.g., Quartus II).
- 6. Hardware Testing and Debugging: Test the implemented system on the FPGA hardware and debug any issues that may arise.
- 7. Documentation: Document the design, implementation, and testing process.

V. RESULTS & DISCUSSIONS



This is the engineering design process for creating a countdown system using a Cyclone II FPGA. The process begins with defining the system's requirements, including the

countdown range, user input, display type, and extra features. Next, the designer selects hardware components like the FPGA board and peripherals. The countdown timer's digital logic is then developed using an HDL, and its functionality is verified through simulation. The HDL code is synthesized and implemented on the FPGA. The system is then tested, debugged, and documented.

## VI. CONCLUSIONS

The design of an FPGA-based countdown system is a multi-stage process that requires careful consideration of both hardware and software aspects. A thorough understanding of FPGA technology, HDL programming, and digital design principles is essential for successful implementation..

## VI. REFERENCES

The references used in this document are primarily based on the general knowledge and concepts related to FPGA design and digital systems. Here are some of the key areas and concepts that serve as references:

- FPGA Design and Architecture
- Hardware Description Languages (HDLs): VHDL and Verilog
- Digital Logic Design
- Embedded Systems Design
- FPGA Development Boards (e.g., Cyclone II)
- Input/Output Devices (e.g., buttons, seven-segment displays)
- Design and Simulation Tools (e.g., Quartus II)